%0 Conference Proceedings %T VLSI Implementation of Hard- and Soft-Output Sphere Decoding for Wide-Band MIMO Systems %+ Department of Electrical and Computer Engineering [Houston] %+ Department of Information Technology and Electrical Engineering [Zürich] (D-ITET) %+ School of Engineering STI [Lausanne] %A Studer, Christoph %A Wenk, Markus %A Burg, Andreas %< avec comité de lecture %( IFIP Advances in Information and Communication Technology %B 18th International Conference on Very Large Scale Integration (VLSISOC) %C Madrid, Spain %Y José L. Ayala %Y David Atienza Alonso %Y Ricardo Reis %I Springer %3 VLSI-SoC: Forward-Looking Trends in IC and Systems Design %V AICT-373 %P 128-154 %8 2010-09-27 %D 2010 %R 10.1007/978-3-642-28566-0_6 %K VLSI implementation %K MIMO-OFDM communication systems %K sphere decoding (SD) %K single tree-search (STS) SD algorithm %Z Computer Science [cs]Conference papers %X Multiple-input multiple-output (MIMO) technology in combination with orthogonal frequency-division multiplexing (OFDM) is the key to meet the demands for data rate and link reliability of modern wide-band wireless communication systems, such as IEEE 802.11n or 3GPP-LTE. The full potential of such systems can, however, only be achieved by high-performance data-detection algorithms, which typically exhibit prohibitive computational complexity. Hard-output sphere decoding (SD) and soft-output single tree-search (STS) SD are promising means for realizing high-performance MIMO detection and have been demonstrated to enable efficient implementations in practical systems. In this chapter, we consider the design and optimization of register transfer-level implementations of hard-output SD and soft-output STS-SD with minimum area-delay product, which are well-suited for wide-band MIMO systems. We explain in detail the design, implementation, and optimization of VLSI architectures and present corresponding implementation results for 130 nm CMOS technology. The reported implementations significantly outperform the area-delay product of previously reported hard-output SD and soft-output STS-SD implementations. %G English %Z TC 10 %Z WG 10.5 %2 https://inria.hal.science/hal-01515998/document %2 https://inria.hal.science/hal-01515998/file/978-3-642-28566-0_6_Chapter.pdf %L hal-01515998 %U https://inria.hal.science/hal-01515998 %~ IFIP %~ IFIP-AICT %~ IFIP-TC %~ IFIP-WG %~ IFIP-VLSISOC %~ IFIP-TC10 %~ IFIP-WG10-5 %~ IFIP-AICT-373