%0 Conference Proceedings %T An Energy-Efficient FPGA-Based Packet Processing Framework %+ Inter-University Cooperative Research Centre for Telecommunications and Informatics %+ Department of Telecommunications and Mediainformatics %A Horvath, Daniel %A Bertalan, Imre %A Moldován, Istvan %A Trinh, Tuan Anh %< avec comité de lecture %( Lecture Notes in Computer Science %B 16th EUNICE/IFIP WG 6.6 Workshop on Networked Services and Applications - Engineering, Control and Management (EUNICE) %C Trondheim, Norway %Y Finn Arve Aagesen; Svein Johan Knapskog %I Springer %3 Networked Services and Applications - Engineering, Control and Management %V LNCS-6164 %P 31-40 %8 2010-06-28 %D 2010 %R 10.1007/978-3-642-13971-0_4 %Z Computer Science [cs]/Digital Libraries [cs.DL]Conference papers %X Modern packet processing hardware (e.g. IPv6-supported routers) demands high processing power, while it also should be power-efficient. In this paper we present an architecture for high-speed packet processing with a hierarchical chip-level power management that minimizes the energy consumption of the system. In particular, we present a modeling framework that provides an easy way to create new networking applications on an FPGA based board. The development environment consists of a modeling environment, where the new application is modeled in SystemC. Furthermore, our power management is modeled and tested against different traffic loads through extensive simulation analysis. Our results show that our proposed solution can help to reduce the energy consumption significantly in a wide range of traffic scenarios. %G English %2 https://inria.hal.science/hal-01056561/document %2 https://inria.hal.science/hal-01056561/file/030_scalopes_eunice2010_final.pdf %L hal-01056561 %U https://inria.hal.science/hal-01056561 %~ IFIP-LNCS %~ IFIP %~ IFIP-LNCS-6164 %~ IFIP-TC %~ IFIP-TC6 %~ IFIP-WG6-6 %~ IFIP-EUNICE %~ IFIP-2010