Configurable Low-Latency Interconnect for Multi-core Clusters - VLSI-SoC: FromAlgorithms to Circuits and System-on-Chip Design
Conference Papers Year : 2013

Configurable Low-Latency Interconnect for Multi-core Clusters

Abstract

Shared L1 memories are of interest for tightly-coupled processor clusters in programmable accelerators as they provide a convenient shared memory abstraction while avoiding cache coherence overheads. The performance of a shared-L1 memory critically depends on the architecture of the low-latency interconnect between processors and memory banks, which needs to provide ultra-fast access to the largest possible L1 working set. The advent of 3D technology provides new opportunities to improve the interconnect delay and the form factor. In this chapter we propose a network architecture, 3D-LIN, based on 3D integration technology. The network can be configured based on user specifications and technology constraints to provide fast access to L1 memories on multiple stacked dies. The extracted results from the physical synthesis of 3D-LIN permit to explore trade-offs between memory size and network latency from a planar design to multiple memory layers stacked on top of logic, evaluating the improvement in both form factor and latency.
Fichier principal
Vignette du fichier
978-3-642-45073-0_6_Chapter.pdf (409.1 Ko) Télécharger le fichier
Origin Files produced by the author(s)
Loading...

Dates and versions

hal-01456965 , version 1 (06-02-2017)

Licence

Identifiers

Cite

Giulia Beanato, Igor Loi, Giovanni De Micheli, Yusuf Leblebici, Luca Benini. Configurable Low-Latency Interconnect for Multi-core Clusters. 20th International Conference on Very Large Scale Integration (VLSI-SoC), Aug 2012, Santa Cruz, CA, United States. pp.107-124, ⟨10.1007/978-3-642-45073-0_6⟩. ⟨hal-01456965⟩
146 View
327 Download

Altmetric

Share

More