Timed Coloured Petri Nets for Performance Evaluation of DSP Applications: The 3GPP LTE Case Study - VLSI-SoC: Design Methodologies for SoC and SiP
Conference Papers Year : 2010

Timed Coloured Petri Nets for Performance Evaluation of DSP Applications: The 3GPP LTE Case Study

Abstract

In this paper we propose the use of Timed Coloured Petri Nets for the Performance Evaluation of Hardware/Software systems for DSP applications. Complex systems on chip, composed by hardware and software parts, are often required to meet strict timing constraints, both in terms of throughput and latency. However, the verification of the suitability of a system configuration can usually be performed only after the integration of the hardware and software components, when design modifications and optimizations are particularly expensive. This article proposes a framework to evaluate the performance of HW/SW systems in which Timed Coloured Petri Nets can be exploited in the early phases of the design. The framework is tested by modelling the Physical Uplink Shared Channel (PUSCH) bit-rate receiver portion of 3GPP (3rd Generation Partnership Project) LTE (Long Term Evolution) standard, the next generation of 3G wireless systems.
Fichier principal
Vignette du fichier
03130127.pdf (492.07 Ko) Télécharger le fichier
Origin Files produced by the author(s)
Loading...

Dates and versions

hal-01054268 , version 1 (05-08-2014)

Licence

Identifiers

Cite

Laura Frigerio, Kellie Marks, Argy Krikelis. Timed Coloured Petri Nets for Performance Evaluation of DSP Applications: The 3GPP LTE Case Study. 19th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration (VLSI-SoC), Oct 2008, Rhodes Island, India. pp.114-132, ⟨10.1007/978-3-642-12267-5_7⟩. ⟨hal-01054268⟩
289 View
283 Download

Altmetric

Share

More